TM-078 1st printing sprint 2 KEE GAMES a wholly owned subsidiary of Atan. Inc Operation, Maintenance and Service Manual # Operation, Maintenance and Service Manual ATARI INC. **1265 BORREGAS AVENUE SUNNYVALE, CA 94086** 408/734-5310 • TELEX 35-7488 leisure By the Publications Group, Engineering Department ## **Table of Contents** | Subj | iect | | | Page | |------|------|----------------|-------------------------------------------------|------| | 1. | INT | | TION | | | | 1.1 | Physica | al Description of Game | 1 | | | 1.2 | Summ | ary of Game Play | 1 | | H. | SPE | CIFICA | TIONS | 3 | | | 2.1 | Genera | al | | | | 2.2 | Electric | cal | 3 | | | 2.3 | | nmental | | | | 2.4 | Owne. | r/Operator Options for Structuring of Game Play | 3 | | | 2.5 | Access | sories Available on Separate Order | 3 | | III. | DES | SCRIPTI | ON OF OPERATION | 5 | | | 3.1 | Functi | onal Description of Game | 5 | | | 3.2 | Gener | al Information | 5 | | | | 3.2.1 | Energizing the Game | | | | | 3.2.2 | TV Monitor | | | | | 3.2.3 | TV Monitor Picture | | | | 3.3 | Game | Sequence | 5 | | | | 3.3.1 | Operating Modes | | | | | 3.3.2 | Attract Mode | | | | | 3.3.3 | Ready-to-Play Mode | | | | | 3.3.4 | Play Mode | | | | | 3.3.5 | Freeze Mode | | | | | 3.3.6 | Owner/Operator Options | | | IV. | TH | | OF OPERATION | | | | 4.1 | Gener | al Comments | 9 | | | 4.2 | Comp | onents of the Microcomputer System | 9 | | | | 4.2.1 | Program Memory | | | | | 4.2.2 | Read/Write Memory | | | | | 4.2.3 | Microprocessing Unit | | | | | 4.2.4 | Tri-State Devices | | | | 4.3 | | ficrocomputer System | 77 | | | | 4.3.1 | Program Memory Enable | | | | | 4.3.2 | RAM Enable | | | | | 4.3.3 | Phase 1 and Phase 2 | | | | | 4.3.4 | RAM Output | 12 | | | 4.4 | Micro | computer Watchdog | 13 | | | 4.5 | | ponents of Sprint 2 Game Circuitry | 13 | | | | 4.5.1 | System Clock and Sync Generator | | | | | 4.5.2 | Playfield Generator | | | | | 4.5.3 | Generator<br>Mides Outside | | | | | 4.5.4 | Video Output | | | | | 4.5.5 | Car/Playfield Comparator | | | | | 4.5.6<br>4.5.7 | Manual Control Interface<br>Motor Generator | | | | | 4.5.7<br>4.5.8 | Bang and Screech Generator | | | | | 4.5.0<br>4.5.9 | Audio Output | | | | | | | | ## **Table of Contents** | | 4.6 | Self-Test Feature | |-------|------------|-------------------------------------------| | V. | INS | TALLATION INSTRUCTIONS19 | | | 5.1 | Unpacking Instructions19 | | | | 5.1.1 Examination for Shipping Damage | | | | 5.1.2 Mechanical Inspection | | | 5.2 | Verifying Operation of Interlock Switches | | | 5.3 | Operation of Self-Test Feature19 | | | | 5.3.1 Activating the Self-Test Feature | | | <i>-</i> . | 5.3.2 Self-Test Procedure | | | 5.4 | Optional Game Structuring20 | | VI. | MAI | INTENANCE AND ADJUSTMENTS | | | 6.1 | Routine Maintenance | | | 6.2 | Adjustments of TV Monitor21 | | VII. | DIS | ASSEMBLY AND ASSEMBLY23 | | | 7.1 | General Information | | | 7.2 | Removing and Installing the Sprint 2 PCB | | | 7.3 | Removing and Installing the TV Monitor | | | 7.4 | Replacing the Steering Board PCB | | | 7.5 | Replacing the Fluorescent Tube26 | | VIII. | TRO | UBLESHOOTING AND REPAIR27 | | | 8.7 | General Procedure27 | | | | 8.1.1 Identifying the Trouble Area | | | | 8.1.2 Locating the Trouble Cause | | | | 8.1.3 Correcting the Trouble Cause | | | | 8.1.4 Verifying Correct Game Operation | | | 8.2 | Test Equipment28 | | | | 8.2.1 Basic Test Equipment | | | | 8.2.2 Optional Test Equipment | | | 8.3 | Specific Troubleshooting Information30 | | | | 8.3.1 Coin Mechanism | | | | 8.3.2 TV Monitor | | łX. | SCH | EMATICS, DRAWINGS, AND PARTS LISTS | ### I. INTRODUCTION ### 1.1 PHYSICAL DESCRIPTION OF GAME Kee Games' Sprint 2 is a one or two player driving game. The game is packaged in its own distinctively-styled upright cabinet that rests directly on the floor. A 23-inch TV monitor is mounted in the top front of the cabinet, with the monitor viewing screen slightly tilted back from vertical. (Drawing number A006205-01, in Section IX of this manual, provides external and sectional views of the game cabinet.) The TV monitor viewing screen is covered with a plexiglas panel. Player-operated controls are mounted side-byside directly below the TV monitor viewing screen on the front of the game cabinet. The controls consist of two steering wheels, two four-speed gear shifters, two accelerator foot pedals, and three backlighted pushbutton switches. The switches are labeled TWO PLAYER START, TRACK SELECT, and ONE PLAYER START. A speaker mounted beneath each steering wheel provides game sound for the car controlled by that player. Two identical coin mechanisms are mounted on the lower front center of the cabinet, below the steering and shifting controls. Either coin mechanisms can initiate play. The cash box is located behind a locked access door to the coin mechanisms. ### 1.2 SUMMARY OF GAME PLAY The player's objective is to successfully keep his car in the boundaries of the race track and complete as many laps as possible before the end of game time. A single player operates the white car with the controls on the right side of the cabinet and competes with a black car and two grey cars. The black and grey cars are computer controlled. With two players, the player on the right operates the white car, the player on the left operates the black car, and the two grey cars are computer controlled. After the proper coins have been inserted in the coin mechanism, the choice of which track to be played must be made. By pressing the TRACK SELECT pushbutton, the displayed tracks on the TV monitor screen are changed. The tracks become progressively more difficult each time the TRACK SELECT pushbutton is pressed, until the twelfth track is displayed, then the progression begins again from the easiest track. Once the determination of the desired track is made, a player must press either the ONE PLAYER START or TWO PLAYER START pushbutton (dependent on the number of coins inserted in the coin mechanism). This begins the game play and the game timer starts counting down from 100. Now with the left hand on the steering wheel, the right hand on the four-speed gear shifter, the right foot on the accelator foot pedal, and the sound of an idling motor, the player may begin to "drive" his car around the race track. Acceleration is as in a real car. Start out in anything but first gear and the car accelerates slowly. Start out in first gear and the car accelerates nicely. Once the car is moving, shifting into progressively higher gears increases the speed of the car. If the car goes into a turn too rapidly, the car will go into a driver-controllable skid, with the sound of the skid on that player's speaker. Whenever a player's car comes in contact with any of the other three cars or an oil slick, the car goes into a semi-controllable skid. If a player's car makes contact with the track boundary, a crash sound will be heard and the car will stop. By passing through check point areas on the track, a score is tallied at the top of the TV monitor screen. There are ten points awarded for the completion of each lap. However, the scoring point locations are not identified on the displayed track. Thus the outstanding feature of Sprint 2 is that it is a highly competitive game. One player competes with himself and three "computer" controlled cars. Two players compete with themselves, each other, and with two "computer" controlled cars. ### II. SPECIFICATIONS ### 2.1 GENERAL Cabinet Dimensions: Height 66¾ inches, Width 36 inches, Depth 31 inches. TV Monitor: Black and white, 23-inch screen, with composite video input. Coin Mechanisms: Two identical mechanisms, accept only quarters. Cash Box: Removable; located behind locked access door to coin mechanisms. Power Cord: Approximately 6 foot long, extending from rear of game cabinet and having grounded three-prong plug for conventional wall outlets. ON/OFF Switch: Hidden above the ac- celerator foot pedal on right side of game cabinet, for owner/operator access. SELF/TEST Switch: Located at the inside front of game cabinet to the immediate left of coin box. Lighting: One 24-inch fluorescent tube for cabinet lighting. One GE #47 lamp for coin mechanism lighting. ### 2.2 ELECTRICAL Power Requirement: Uses conventional ground- ed wall outlet providing 100 volts AC, 60 Hz, single phase, rated at about 200 watts. Fusing: All fuses accessable from rear access door of game cabinet; TV monitor has two 3AG 1-amp slow blow, 250 volt fuses and remainder of game is protected by one 3AG 3-amp quick blow, 250 volt fuses, mounted beneath the cover on the Electronics Assembly Tray. Power Interrupt Switch: These are safety interlock switches located inside the game cabinet rear access door. They cause the removal of AC power to the game when the access door is opened. #### 2.3 ENVIRONMENTAL Operating and Storage Temperature Range: Relative Humidity: From 32 degrees Fahrenheit to 120 degrees Fahrenheit (Ambient temperature). Maximum of 80% without condensation. ### 2.4 OWNER/OPERATOR OPTIONS FOR STRUCTURING OF GAME PLAY Cost: Free 25¢ for two players 25¢ per player 50¢ per player Game length: 60 seconds 90 seconds 120 seconds 150 seconds Extended Play: None 30% of game length with PRO driving rating. Miscellaneous: No oil slicks Oil slicks Only easist track displayed during Attract Mode. Cycling of all twelve tracks during Attract Mode. ### 2.5 ACCESSORIES AVAILABLE ON SEPARATE ORDER Video Probe: Order from Atari Universal Test Fixture: Order from Atari, catalog no. CTF-1 Universal Test Fixture Sprint 2 Adaptor: Buffer Board—Order from Atari, catalog no. 005822-01 Diagnostic Test Board— Order from Atari, catalog no. 005840-01 Figure 3-1 Functional Block Diagram of Sprint 2 Game ### III. DESCRIPTION OF OPERATION ### 3.1 FUNCTIONAL DESCRIPTION OF GAME The block diagram in Figure 3-1 illustrates the major functional parts of the Sprint 2 game. Note that the game printed circuit board (hereafter referred to as PCB) sends a composite video signal to the TV monitor and two separate audio signals to the speakers. ### 3.2 GENERAL INFORMATION General information about the game in the following subparagraphs provides a background for the Installation Instructions in Section V of this manual, and the description of Game Sequence in paragraph 3.3 of this section. #### 3.2.1 Energizing the Game: The game is energized by inserting the AC power plug into an active AC wall outlet that provides the specified AC power as listed in Section II, Specifications, of this manual. The Power ON/OFF" switch, hidden above the accelerator foot pedal on right side of game cabinet must be set to the "ON" position. #### 3.2.2 TV Monitor: The game's TV monitor is a self-contained transistorized television monitor. Because the composite video signal sent to the monitor by the control circuitry differs in many respects from the signal derived from commercial TV broadcasts, the picture appearing on the screen is unlike that of a home TV set and the monitor does not produce any sound. ### 3.2.3 TV Monitor Picture: Normally in black and white video games there are only two video levels, white and black. In Sprint 2 a grey video level is added to represent two programmed race cars. This is accomplished by using the video output summing resistors as a voltage divider during the grey car scans. The results is a decreased video output signal. Since the signal level determines the beam current of the TV monitor CRT, the result is a condition of not full on (white) and not full off (black) but somewhere between the two conditions (grey). ### 3.3 GAME SEQUENCE ### 3.3.1 Operating Modes: During normal use, Sprint 2 can be described as operating in one of four modes; attract, ready-to-play, play, and freeze. Connecting the power cord to the proper AC source energizes the game and the game will be in the attract mode. The game remains in the attract mode until a coin has been inserted and the coins clear the coin mechanism, then the game goes into the start mode. After the desired track is selected by pressing the TRACK SELECT pushbutton, the play mode is initiated by pressing one of the player start pushbuttons; the game timer will begin counting down from 100 by one-digit increments. When the game timer reaches zero, the game goes into the freeze mode for approximately ten seconds before returning to the attract mode. #### 3.3.2 Attract Mode: Figure 3-2 illustrates one of the TV monitor displays during the attract mode. During the attract mode, the four cars (one white, one black, and two grey cars) are displayed moving about the tracks as the tracks progressively change from the easiest to the most difficult (see Owner/Operator options, subparagraph 3.3.6 of this section). In this mode, there is no sound. It is normal, while the twelve tracks change, for some of the cars to "cheat" by going through some of the tracks' boundary lines. Across the top of the TV monitor one of the following will be displayed: 1 COIN PER PLAYER 2 COINS PER PLAYER 1 COIN PER 2 PLAYERS #### 3.3.3 Start Mode: Figure 3-3 illustrates the TV monitor display during the start mode before the TRACK SELECT pushbutton is pressed. The insertion of the proper coins in the coin mechanism initiates the start mode. When the coins clear the coin acceptor, the display will stop the automatic changing of the tracks and the easiest track is displayed and the cars are lined up at the starting line. Pressing the TRACK SELECT pushbutton, as instructed by the TV monitor display, will change the displayed track to the next more difficult track, until the twelfth track is displayed. Pressing the TRACK SELECT pushbutton while the twelfth track is displayed will begin the cycle over again from the easiest track. ### 3.3.4 Play Mode: The play mode is initiated by pressing the ONE PLAYER START or TWO PLAYER START pushbutton. As soon as the appropriate pushbutton is pressed, there will be a motor sound from each of the two speakers. The TV monitor display is the same as the start mode, except as follows; (1) the instruction words PUSH START BUTTON disappear from the bottom of the display; (2) the instruction words PUSH BUTTON TO CHANGE TRACKS disappear from above the track (only if the easiest track is displayed); and (3) the game timer begins counting down from 100. At the time of the initiation of the play mode, the player controls are enabled. As the player or players advance their cars around the track, a score for the player on the right is tallied beneath the word WHITE and a score for the player on the left is tallied under the word BLACK on the TV monitor display. Two points are awarded for passing each of the five checkpoint areas on the track. The five checkpoint areas are not identified on the TV monitor display. #### 3.3.5 Freeze Mode: The freeze mode is initiated when the game timer reaches zero (see Owner/Operator Options, subparagraph 3.3.6 of this section). The TV monitor display is the same as in the play mode, except all car motion is "frozen," the words GAME OVER repeatedly appear and disappear across the top of the TV monitor display, and driver rating words GRANNY, ROOKIE, or PRO for each player appear at the bottom of the display. The freeze mode lasts for approximately ten seconds, then the game will go back into the attract mode. #### 3.3.6 Owner/Operator Options: Options of the Sprint 2 game are available to the owner/operator for maximum player appeal for each game location. These options are listed in Table 3-1; they are preset for a certain game structure in the manufacturing process. To determine how the switches are set, place the self-test switch, located just inside and to the left of the coin mechanism of the game cabinet, to the ON position. At the end of the self-test sequence, the TV monitor will display the results of the toggle positions of switch assembly SW1, as listed in Table 3-1. In order to change the toggle positions of the switch assembly, the Sprint 2 PCB must be removed from the RF Shield Box Assembly as described in Section VII, Dissassembly and Assembly, of this manual. Figure 3-2 Attract Mode Display Figure 3-3 Ready-To-Play Mode Display Table 3-1 Owner/Operator Optional Switch Settings | Sv | vitcl | ı As | sem<br>ositi | bly S<br>ons | W | Togg | gle | TV Monitor Display | Description | | | | | | | |-----|----------------|------|--------------|--------------|-----|------------------------------|-----|--------------------|------------------------------------------|--|--|--|--|--|--| | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | | | | | | | | | | On | | | | | | | | Oil | oil slicks added to tracks | | | | | | | | Off | | | | | | | | | no oil slicks | | | | | | | | | On | | 1 | | | | | | displays only easiest track | | | | | | | | | | | | | | | | | during attract mode | | | | | | | | | Off | | | | | | | Cycle | alternately displays all twelve | | | | | | | | | | | | | | | | | tracks during attract mode | | | | | | | | | | | On | | | | | 1 coin per player | game cost 25¢ per player | | | | | | | | | | | Off | | | | | 2 players per coin | game cost 25¢ for two players | | | | | | | | | | | On | | | ļ | | 2 coins per player | game cost 50¢ for each player | | | | | | | | | | Off | Off | | | | | Demo | game is free (no attract mode) | | | | | | | | | | | | On | | | | Extended play | extended play of 3/10 of time | | | | | | | | | | | | | | | | | set by toggles 7 and 8, if player | | | | | | | | | | | | | | | | | obtains pro rating in normal play | | | | | | | | | | | | Off | | | | | no extended play | | | | | | | | - | | | | | On | | | | this toggle is not used, any position ok | | | | | | | | | | | | | Off | | | | this toggle is not used, any position ok | | | | | | | | | On On Time 150 | | | | | game time equals 150 seconds | | | | | | | | | | | | | | | | | | | Time 120 | game time equals 120 seconds | | | | | | | | | | | | | | Off | On | Time 90 | game time equals 90 seconds | | | | | | | | | | | | | | Off | Off | Time 60 | game time equals 60 seconds | | | | | | | Figure 3-4 Location of Switch SW1 and Volume Controls ### IV. THEORY OF OPERATION #### 4.1 GENERAL COMMENTS This subsection provides a technical description of the Sprint 2 electronic circuitry. Section IX of this manual contains schematic diagrams, assembly drawings, and parts lists referred to in the following subparagraphs of this section. On the Sprint 2 PCB schematic diagram, drawing number 005922, the symbol P (appearing at various inputs of the integrated circuits) indicates a connection to +5VDC through one of the pull-up resisters R1, R2, R4, R33, or R38. For easy reference, the Sprint 2 PCB is divided into 126 sections. These sections are identified by letters A through R (skipping letters G, I, O, and Q because they may be easily confused with numbers 6, 1, and 0 respectively) for the short side of the PCB and numbers 1 through 9 for the long side of the PCB. For example, sheet 1 of 5 of drawing number 005922 illustrates a NAND buffer R9 at the upper left hand corner of the drawing. The component hardware of NAND buffer R9 will be found at coordinates R and 9 on the PCB. The following circuitry discussion is separated into two sections; the microcomputer circuitry and the game circuitry. Figure 4-1 is a block diagram of the entire Sprint 2 PCB. ### 4.2 COMPONENTS OF THE MICROCOM-PUTER SYSTEM The microcomputer system carries out complex tasks of the game by performing a large number of simple tasks. Control of the system is the primary function of the Microprocessing Unit. The Microprocessing Unit causes the system to perform the desired operations by addressing the Program Memory for an instruction, reading that instruction, and then executing the simple task dictated by that instruction. Temporary storage of data necessary for the execution of future instructions, such as arithmetic operations, is stored into a Read/Write Memory. ### **4.2.1** Program Memory (Bottom Half of Schematic Sheet 3): Program Memory consists of read-only memories (ROMs), permanently programmed by Kee Games to execute the Sprint 2 game. This memory has the capability of producing 8 bits of data for each of 8,192 combinations of ones and zeros on the 14 address inputs. In computer terminology, this is stated as a memory size of $8k \times 8$ . The Sprint 2 game contains one of three combinations of ROM chips to make up the Program Memory, depending on the dash number configuration of the Sprint 2 PCB. These combinations are listed in Table 4-1 and all combinations are illustrated on schematic sheet 3. Since the data in the Program Memory is a permanent physical configuration of the ROM chips, the data is not lost when power is disconnected from the game or when the chip is removed from its socket. Since the Program consists of read-only memory, the result of an address input can only be the "reading" of data stored in the manufacturing process. It is not possible to "write" in more data. ### 4.2.2 Read/Write Memory (Top Half of Schematic Sheet 3): Read/Write Memory (RAM) consists of random-access memory, which actually contains eight random-access memories (2102-1s). Data may be stored in the RAM (called "writing" the RAM), then | | Sprint 2 PCB Location | | | | | | | | | | | | | | | | | | | | |-----------------|-----------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | PCB<br>Part No. | A0 | C0 | D0 | EO | F0 | F1 | Н0 | H1 | JO | J1 | KO | K1 | LO | L1 | MO | M1 | N0 | N1 | P0 | P1 | | 5922-01 | | | | | X | X | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | X | X | Х | Х | | 5922-02 | X | Х | | | | | | | | | | | Х | Х | Х | Х | Х | Х | Х | X | | 5922-03 | X | X | X | Х | | | | | | | | | | | | | | | | | Table 4-1 ROM Combinations of Program Memory for Sprint 2 PCB Different Configurations Figure 4-1 Sprint 2 PCB Block Diagram later recalled (called "reading" the RAM). Memory size of the Read/Write Memory is 1k x 8. In order to read from the RAM, $R/\overline{W}$ (pins 3) input of all random-access memories must be at a high logic level; to write into the RAM, $R/\overline{W}$ must be a low logic level. As previously mentioned, data stored in the RAM is for the purpose of performing operations on data as instructed by the Program Memory. Since the RAM is a temporary storage area, removing power from the RAM chips will "erase" all stored data. #### 4.2.3 Microprocessing Unit: As mentioned earlier, the controller of the microcomputer is the microprocessor (MPU). From the MPU, a sixteen-bit address bus addresses Program Memory, RAM, and an Address Decoder. An eight-bit bi-directional data bus serves as a path for transferring data from Program Memory and to and from the RAM and other interfacing devices. #### 4.2.4 Tri-State Devices: Tri-state devices, such as E5 of schematic sheet 3, are capable of having normal logic output of ones and zeros when disable (pin 1) is at a low logic level. When disable is at a high logic level, the output becomes a high impedence. In other words, when disable is at a high logic level, it is equivalent to completely removing device E5 from the circuit. ROMs and RAMs are also tri-state devices. Each ROM or RAM must be enabled by a certain logic level at its chip-enable input before the device is capable of outputting or inputting data. #### 4.3 THE MICROCOMPUTER SYSTEM The primary function of the Sprint 2 Microcomputer is to instruct the game circuitry for the proper TV monitor display and audio outputs for corresponding manual inputs. ### 4.3.1 Program Memory Enable: With initial power applied to the Sprint 2 PCB, the MPU addresses Program Memory for an instruction by placing a 16-bit code at outputs AB0 through AB15. The address decoder, consisting of ROM E2, one-of-ten decoders D2, F2, and E8, and addressable latch A1, receives the five most significant bits of this address code (address 9 through 13) as an instruction of which part of Program Memory to access. Outputs of one-of-ten decoder F2 enable only the individual ROMs of Program Memory required for the desired instruction. #### 4.3.2 RAM Enable: Now, with the Address Decoder addressed for the enabling of the desired Program Memory ROMs, and Program Memory addressed for a data instruction, the MPU receives an 8-bit data instruction from Program Memory on the data bus. If this data instruction includes the storage of information, the MPU addresses the RAM and writes the data into the memory RAMs. The procedure of writing into RAM is enabled by two signals; chip enable CE (pins 13) and R/W (read/write) (pins 3) of the RAM must be at a low logic level. The Address Decoder ROM (E2) receives an address (A9 through A13) and one-of-ten decoder D2 receives a high logic level write signal from the MPU. The results of these signals is a low logic level DISPLAY at the input of multiplexer K2 for a low logic level chip enable CE at pins 13 of the RAM. The MPU also causes the R/W (pins 3) input to the RAM to be pulsed, via the WRITE signal. When this input is pulled to a low logic level, MPU data on the data input to the RAM (pins 11) is stored into the RAM location determined by address inputs A0 through A9. #### 4.3.3 Phase 1 and Phase 2: Phase 1( $\Phi$ 1) and phase 2 ( $\Phi$ 2) are outputs of the MPU and are formed by shaping the pulse of horizontal synchronization pulse 4H by D-type flip-flop A7. The 4H input of A7 (pin 13) is fed twice through the flip-flop at a clock rate of 12.096 MHz. The output of the first flip-flop and the output of the second flip-flop is fed through an OR gate to produce a phase 0 ( $\Phi$ 0) signal, as illustrated in figure 4-2. The MPU provides an output of $\Phi$ 2 that is exactly like $\Phi$ 0, except with a slight delay, and an output $\Phi$ 1 that is of an opposite phase of $\Phi$ 2. Signal $\Phi$ 2 is fed through AND gate N3, which acts as a buffer. When $\Phi 1$ is positive, the address and data lines of the MPU change and stabilize for the next output. When $\Phi 2$ is positive, the MPU addresses memory on the address bus and inputs or outputs data on the data bus. In order to guarantee that the MPU data is written to external devices at the proper time, write enable (WRITE, A7 pin 10) is shaped by NAND gate A8 and D-type flip-flop A7 as illustrated in figure 4-3. Phase 2 is also used to control the output of RAM Address Multiplexer K2, J2, and H2. The multiplexer acts as a 12-pole-double-throw-switch switched at a rate of $\Phi 2$ . Again, as previously mentioned, the RAM is addressed by the MPU and data written into it when $\Phi 2$ is a high logic level. When $\Phi 2$ is at a low logic level the RAM is addressed by horintal and vertical synchronization and data is read out of the RAM. Figure 4-2 Phase 1 and Phase 2 Signal Shaping Figure 4-3 RAM Write Enable Signal Shaping ### 4.3.5 RAM Output: The RAM has a second data output latch that places the RAM data at the output of D-type flip-flop F5 and L5 with the next rising edge of $\Phi 2$ (clock input of F5 and L5). ### 4.4 MICROCOMPUTER WATCH DOG Watch dog is an external monitoring system that resets the Program Execution back to its initial instructions, if the program execution memory deviates from its intended sequence. This is accomplished by a watch dog statement (address code), incorporated in Program Memory, that results in a TIMER RESET pulse at the output of the Address Decoder. This reset pulse must occur before decade counter C6, 7 reaches the count of eight. Therefore if the Program Memory is functioning properly, a TIMER RESET pulse occurs within every eight frames of video. Figure 4-4 TV Monitor Playfield Display ### 4.5 COMPONENTS OF SPRINT 2 GAME CIRCUITRY The game circuitry receives game instructions from the microcomputer and responds with the proper video and audio outputs. Manual controls of the game circuitry provide control information as a data input to the microcomputer. ### 4.5.1 System Clock and Sync Generator (Top of Schematic Sheet 1): The crystal-controlled-clock generates a 12.096 MHz clock frequency that is used to produce all of the operating frequencies of the game. Insert 1, supplied with this manual, illustrates the horizontal and vertical sync synchronization waveforms. Note that 9-bit binary counter (R8, P8, and N8) counts from 128 to 512, accomplished by tying bit 128H (pin 5 of N8), to a pull-up resistor. Also note that the output of D-type flip-flop N2 is controlled by Sync PROM M2 (programmable read only Memory programmed by Kee Games for the desired output) for an output as illustrated by insert 1. The horizontal and vertical synchronization signals are used to produce a TV monitor raster made up of 262 horizontal lines at a horizontal frequency of 15,750 Hz (256H). Synchronized with line 224 is a vertical blanking pulse that occurs for the duration of 38 more horizontal scans, resulting in the total number of 262 lines per frame. ### 4.5.2 Playfield Generator (Left Bottom of Schematic Sheet 1): The Playfield Generator generates both the playfield and all alpha/numeric video for the TV monitor display. This is accomplished by the playfield ROM (consisting of ROMs P4 and R4 for a memory size of 512 x 8), shift register R3, and binary counter R2. As illustrated in figure 4-4, the TV monitor display is made up of thirty-two horizontal by twenty-eight vertical grid sections. For each grid section, there is a byte of data (one byte equals eight bits D0 through D7) in the microcomputer RAM. During the $\Phi 2$ cycle, the RAM is addressed by the MPU, at which time the desired byte of data is transferred from Program Memory to the data input of the RAM. Then, during the $\Phi 1$ cycle, the horizontal and vertical synchronization signals can access each of these bytes of data as that particular grid is to be displayed. The RAM then outputs six bits of data (DISPLAY 0 through DISPLAY 5) that address any of the sixty-four different alpha-numerics and playfield characters stored in the Playfield ROM. The Playfield ROM is programmed by Kee Games to provide eight bits of data for each of 512 addresses. The least significant addresses are from vertical synchronization 1V, 2V, and 4V and the 504 most significant addresses are DISPLAY 0 through DISPLAY 5 from the microcomputer RAM. For each of the 512 addresses, there is one of sixty-four grid pictures, each being eight scan lines high. The top of figure 4-5 illustrates the letter "C" as it would be "traced" on the TV monitor display. The RAM would provide one six-bit address to the Playfield ROM for the letter, while vertical synchronization 1V, 2V, and 4V would complement the RAM address for each of the horizontal scan lines. The bottom of figure 4-5 illustrates the output of shift register R3 for each horizontal scan. Note the letter "C" in grid section horizontal 11, vertical 1 in figure 4-4. In order to generate this character in this location, the microcomputer RAM would output a data code at the time this part of the display is being scanned. This six-bit code (DISPLAY 0 through DISPLAY 5) would contain the Playfield ROM address for the letter "C." Vertical synchronization 1V, 2V, and 4V would determine which of the eight lines of the character was being scanned at that time. Shift register R3 then loads the actual playfield or alpha/numeric data from the playfield ROM and shifts it out in serial video (R3 pin 13). Figure 4-5 Playfield Generator Character Trace Binary counter R2 latches data DISPLAY 7, from the microcomputer RAM. This results in the selection of white playfield video if DISPLAY 7 is a high logic level or black playfield video if DISPLAY 7 is a low logic level. In actuality, only some alpha/numerics and all oil slicks are represented in black video, while all of the racetrack boundary (playfield) is represented in white video. Binary counter R2 is also used to produce the COMP SYNC\*, COMP BLANK\*, and a 256H\* signal that are all delayed one character's width from their original timing. This delay is used to center the playfield on the monitor's horizontal scan. #### 4.5.3 Motion Generator (All of Schematic Sheet 2): The motion generator generates the video for the four cars, which are the only moving objects of the Sprint 2 game. The car picture ROM (consisting of ROMs J6 and K6, for a memory size of 512 x 8) is programmed by Kee Games to provide sixteen bits of data for each of the eight lines of each of the thirty-two different states of rotation of a car. The microcomputer RAM provides three words (bytes) of data for the display of each car picture. The first byte determines the vertical location of the car, the second determines the proper rotation picture of the car, and the third determines the horizontal location of the car. The accessing of these bytes of RAM data is done during the horizontal blanking period (256H). Vertical position data is received by Vertical Line Comparator M4 and L4. Take for example, the data code for a car to be displayed beginning on line 120. The RAM byte data code of 01111000 would be loaded into the comparator. When the vertical line comparator reaches the count of 01111000, and 8H, 64H, $\overline{256H}$ , and $\Phi 2$ are all at a high logic level, the conditions are met for a low logic level at the output of NAND gate N4 (pin 8). One $\Phi 2$ clock pulse later, a low logic level appears at the Q3 (pin 7) output of latch L5 (clock input for L5 is located on schematic sheet 3). This initiates the eight vertical load pulses as illustrated in Insert 1, supplied with this manual. The RAM byte data code that controls car rotation is capable of addressing any of thirty-two different car pictures. The five bits of data code necessary to do this (DISPLAY 3 through DISPLAY 7) are applied directly to the address input of the Car Picture ROM J6 and K6. The least significant address lines applied to the Car Picture ROM (inputs A0, A1, A2, and A3) complement the rotation data code by determining which of the eight lines of the car is being described by the ROM data output, and whether it is the first half (right) or second half (left) of the car to be displayed. When Φ2 is a high logic level, the video data output (VID 0 through VID 7) from the Car Picture ROM is timed with load vertical pulse LDVxB. Load vertical pulse LDVxB enables shift register M7 (K7, H7, or E7) to load the video data from the Car Picture ROM. This data is for the right half of the car. When \$\Phi\$2 is a low logic level, the video data output (VID 0 through VID 7) from the Car Picture ROM is timed with load vertical pulse LDVxA. Load vertical pulse LDVxA enables shift register N7 (L7, J7, or F7) to load the video data from the Car Picture ROM. This data is for the left half of the car. Now to review, the Motion generator has received a RAM data code for where the car is to be displayed vertically and a RAM data code for the proper picture of the car. The final instruction needed is for the horizontal placement of the car. The RAM byte that determines this is received by the car horizontal location counter. The car horizontal location counter R5 and R6 (P5 and P6, N5 and N6, or M5 and M6) is loaded each horizontal line by a load horizontal pulse LDHx as illustrated in Insert 1, supplied with this manual. The counter is preset to a given count by the RAM data code (DISPLAY 0 through DISPLAY 7) during horizontal blanking. At the end of horizontal blanking, 256H goes to a high logic level, and the counter is enabled to begin counting up at a clock rate of six MHz. #### 4.5.4 Video Output (Schematic Sheet 1): The Video Output circuit receives all video signals and gates them together through summing resistors R48, R49, and R50. Cars 3 and 4, the grey cars, are gated through a parallel path to produce a positive signal through resistor R50 and a negative signal through R49. The summed result is between a full ON condition (white) and a full OFF condition (black) which is a grey level of the TV monitor display. ### 4.5.5 Car/Playfield Comparator (Top Center of Schematic Sheet 5): The Car/Playfield Comparator is a network of logic gates that gate together the three video outputs of the Motion Generator and the two video outputs of the Playfield Generator. Table 4-2 provides the seven possible conditions that would cause a high logic level to appear on data lines D6 and D7 of the data bus. The microcomputer MPU recognizes an output from comparator if the MPU initiates an address to the Address Decoder for a COLLISION 1 or COLLISION 2 "read" signal. This causes tri-state devices E5 and E6 to be enabled and allows the output of the Car/Playfield Comparator to be transferred onto the MPU data bus. When the MPU receives the data that a skid (high logic level on data line D6) or crash (high logic level on data line D7) condition exists, Program Memory instructs the MPU to cause the appropriate response to be displayed on the TV monitor display, and then to clear the Car/Playfield Comparator. This is done by the MPU outputting an address that is Reset signals reset latch H6 of the Car/Playfield Comparator. Table 4-2 Conditions of Car/Playfield Data Output | Car/Playfield Comparator Conditions | Data Line Output | |-----------------------------------------------|------------------| | Car 1 equals Car 2 | D6 | | Car 1 equals Car 3 or 4 | D6 | | Car 2 equals Car 3 or 4 | D6 | | Car 1 equals Black Playfield (oil) | D6 | | Car 2 equals Black Playfield (oil) | D6 | | Car 1 equals White Playfield (track boundary) | D7 | | Car 2 equals White Playfield (track boundary) | D7 | ### 4.5.6 Manual Control Interface (Left Side of Schematic Sheet 5): The main component of the Manual Control Interface is multiplexer M8. This component acts as a two-pole four-position switch, operated by address lines ADR6 and ADR7 from the microcomputer MPU. Table 4-3 lists the input/output relationship of multiplexer M8 with the given Address inputs. Multiplexer M8 interfaces three different sources of information as follows; 1) coin information; 2) steering information; and 3) switch information. All information is received by the microcomputer MPU when the MPU addresses the Address Decoder for a low logic level $\overline{SWITCH}$ signal that enables tri-state device K5 for a data output on the D6 and D7 data lines. Coin information is a matter of storing in the microcomputer RAM the number of times a low logic level pulse appears on the data lines, when the appropriate address input of multiplexer M8 is being addressed. The microcomputer MPU only "looks" for coin pulses during the attract mode. Steering information is "looked" for by the microcomputer MPU during the play mode. The steering printed circuit assembly consits of two light emitting diodes that are optically aligned with two light sensitive transistors. A toothed cylinder, that is turned by the steering wheel, is inserted between the light emitting diodes and the transistors, and interrupts the light from the diodes. When the steering wheel is turned, two pulses appear at the output of the steering printed circuit assembly that differ in phase. As illustrated in figure 4-6, when the wheel is turned to the right, the A output pulse leads the B output pulse. When the wheel is turned to the left the A output pulse lags the B output pulse. The inverse of the two pulses are applied to the D and clock inputs of two D-type flip-flops (see schematic). The microcomputer MPU recognizes that a steering maneuver has been made when a low logic level appears on data line D7. The MPU then "looks" at data line D6 and determines from the logic level (high or low) if "Steering A" input is leading or lagging "Steering B" input. Once the MPU has processed a steering maneuver, the MPU then outputs an address that is decoded by the Address Decoder and results in a low logic level STEERING RESET 1 or STEERING RESET 2 signal that resets the D-type flipflop responsible for the steering signal. Switch information is received by multiplexer M8 at inputs 1CO and 2CO. The microcomputer MPU addresses Decoders F9, H9, and J9 to determine if a switch is opened or closed. If closed a low Table 4-3 Operation of Multiplexer M8 With Given Input Address | Address L | ogic Level | Output | | | | | | |-----------|------------|---------|---------|--|--|--|--| | ADR6 | ADR7 | 1Y (D7) | 2Y (D6) | | | | | | L | L | 1C0 | 2C0 | | | | | | Ĺ | Н | 1C1 | 2C1 | | | | | | Н | L | 1C2 | 2C2 | | | | | | Н | Н | 1C3 | 2C3 | | | | | Figure 4-6 Steering Printed Circuit Assembly Output Pulses Table 4-4 Addresses of Switch Positions for MPU Data Line D6 D7 Input | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 0 | 1 | 2 | 3 | |-------------|------|------|------|------|------|------|---|------|------|------|---|------|-------|-------|-------|------|-------|------| | ADR0 | L | Н | L | Н | Г | Н | L | L | Н | L | Н | L | Н | L | L | Н | L | Н | | ADR1 | L | L | Н | Н | L | L | н | L | L | Н | н | L | L | Н | L | L | Н | Н | | ADR2 | L | L | L | L | н | н | H | L | L | L | L | Н | Н | Н | X | X | X | X | | ADR3 | Н | Н | Н | н | н ( | н | Н | Н | н | Н | Н | Н | Н | Н | L | L | L | L | | ADR4 | Н | Н | Н, | н | н | . н | Н | L | L | L | L | L | L | L | н | Н | н | н | | ADR5 | L | L L | L | L | L | L | L | Н | н | Н | Н | н | н | Н | X | Х | X | X | | multiplexer | | | | | | | | | | | | | | | | \$ | | | | M8 input | 15T1 | 1ST2 | 2ND1 | 2ND2 | 3RD1 | 3RD2 | | GAS1 | GAS2 | SELF | | STAR | START | TRACE | OIL | MOD | EXT | TIME | | 1CO (D7) | | | | | | | | | | TEST | | 1 | 2 | SEL | SLICK | 1 | PLAY | 11 | | multiplexer | | | | | | | | | | | | | | | | \$ | | | | M8 input | | ĺ | | | | | | | | | | | | | TRK | MODI | SPARE | TIME | | 2CO (D6) | | | | | | | | | | | | 1 | | | CYC | 0 | | 0 | NOTE: X indicates a condition of either high or low logic level pulse will result for the given address as listed in table 4-4. ### 4.5.7 Motor Generator (Top Right of Schematic Sheet 5): The key to the Motor Generator is the operation of transistor Q1 in conjunction with timer D7,8. Timer D7,8 operates as an oscillator with output frequency dependent upon the resistive charge path of capacitor C22. Varying the collector to emitter resistive value of transistor Q1, varies the combined resistive charge path of capacitor C22 through transistor Q1 and resistors R21 and R23 in parallel with resistor R22. As the combined resistive value decreases, the output frequency of the timer increases. Variable resistor R23 makes it possible for the technician to adjust the frequency for a desirable motor idle sound. The conductance of transistor Q1 is varied by grounding any combination of voltage divider resistors R5, R6, R7, and R8. The combinations of these resistors are determined by data, from the microcomputer RAM, applied to the input of Latch D4. Table 4-5 lists the approximate voltages at the base of transistor Q1 (or Q2) for the fifteen different address inputs. These addresses cause a latch condition of Latch D4 only if a low level logic MOTOR 1 signal enables Latch D4. To derive a realistic car motor sound, the output of Timer D7,8 is divided into three separate frequencies by Divider D8, then summed by resistors R42, R43, and R44. A divide by three signal at QB (pin 11) output of D8 is applied to summing resistor R42. Outputs QB and QD (pin 8) are also applied to Exclusive OR Gate C7 to provide a divide by twelve signal at the QA (pin 12) output of D8, which is aplied to summing resistor R42. Figure 7-1A Exploded Diagram, Front View Figure 7-1B Exploded Diagram, Rear View # IX. SCHEMATICS, DRAWINGS, AND PARTS LISTS NUMBER TITLE A006205-01 Parts List and Drawing Final Assembly A006206-01 Drawing Drawing Control Panel Assembly A005925 Drawing **Electronics Tray Assembly** A006285-01 Parts List and Drawing R.F. Shield Assembly (PCB) A005922-01 Parts List, Drawing, and Schematic Sprint II PC Board Assembly A000607 Parts List, Drawing, and Schematic Steering Printed Circuit Assembly A006278-01 Schematic Harness (none) Schematic Motorola Model XM 701-10 TV Monitor ATARI REE GAME Innovative leisure PRE PROD. Rev. 1 ASSEMBLY TITLE SPRINT II P.C. ASSY. P/L A005922-01 PARTS LIST SPECIFICATION Page 1 of 6 Drawn Checked Mach From Drawn Checked Mech. Eng. REE GAMES Outlood Substitute Of Alam line Description Date Apprv. Rev. Description Date Apprv. Rev. Description Date Apprv. Rev. Description Date Apprv. Rev. Description Date Apprv. Rev. Description Date Apprv. | Α | PRODUCTION REL. | | 10/1/76 | | | | | | |------|-----------------|------|----------|---------|----------|----------|----------|----------------------------------| | ļ | | | | | | | | | | | | | | | | | | | | | | | | | | _ | | | | | | T a. | | | <u> </u> | <u> </u> | | | | Item | Part Number | Qty. | | | | Des | cription | | | 1 | 005923-01 | 1 | SPRIN | T P | .C. BO | ARD | | | | 2 | 10-5101 | 5 | RES., | CARB0 | N, 5%, | ¼₩, | 100 OHM | R17,18,35,37,32 | | 3 | 10-5102 | 10 | " | 11 | 11 | 11 | 1K OHM | R1,2,4,19,20,26,<br>33,38,50,68 | | 4 | 10-5103 | 19 | " | 11 | 11 | 11 | 10K OHM | R3,21,28, ,39-44,<br>54-61,63,64 | | 5 | 10-5105 | 2 | 410.5 | н | 11 | п | 1M OHM | R6,11 | | 6 | 10-5182 | 2 | 11 | 11 | *1 | н | 1.8K OHM | R48,49 | | 7 | 10-5222 | 3 | 11 | 11 | *1 | 11 | 2.2K OHM | R15,16,25 | | 8 | 10-5224 | 2 | 11 | 11 | 11 | 11 | 220K OHM | R8,13 | | 9 | 10-5225 | 2 | 11 | 11 | 11 | 11 | 2.2M OHM | R5,10 | | 10 | 10-5331 | 21 | 11 | 11 | 11 | 11 | 330 OHM | R 45,46,51-53,<br>69-83,86 | | 11 | 10-5333 | 2 | - 11 | 11 | н | 11 | 33K OHM | R62,65 | | 12 | 10-5335 | 2 | " | 11 | н | 11 | 3.3M OHM | R22,29 | | 13 | 10-5392 | 1 | 11 | 11 | 11 | 11 | 3.9K OHM | R24 | | 14 | | | ĺ | | | | | | | 15 | 10-5474 | 2 | " | Ħ | 11 | 11 | 470K OHM | R7,12 | | 16 | 10-5683 | 2 | " | 11 | н | 11 | 68K OHM | R9,14 | | 17 | 10-5822 | 1 | 11 | 11 | 11 | 11 | 8.2K OHM | R27 | | 18 | 19-8D9W2P0 | 1 | RES., | WIREW | DUND, 2 | 20W, | 2 OHM | R47 | | 19 | 19-315502 | 2 | TRIMP | ΟΤ, 5K | OHM | | | R66,67 | | 20 | 19-315254 | 2 | TRIMP | OT, 250 | ок онм | | | R23,R30 | | 21 | 10-5221 | 1 | RES., | CARBO | ١, 5%, | 4₩, | 220 OHM | R84 | | 22 | 10-5270 | 1 | 11 | 11 | 11 | 11 | 27 OHM | R85 | | 23 | | | - | | | | | | | 24 | | | | | | | | | | | | | | | | | | | | | | L | <u> </u> | | | | | | 8/3/76 | ASSE | MBLY TITLE SPR | INT II | P.C. ASSY. P/L AOO | 5922-01 REV. A | |----------|----------------|----------|---------------------------------|------------------------------------------------------------------------------------------------------| | | PART | S LIST S | SPECIFICATION | Page 2 of 6 | | Item | Part Number | Qty. | Description | | | 25<br>26 | 21-101103 | 2 | CAP., MYLAR, .01uf 100V | C22,23 | | 27 | | | | | | 28 | 24-160808 | 2 | CAP., ELECTROLYTIC, 8000uf, 16V | c65,66 | | 29 | 24-25016 | 4 | " 10uf, 25V | C17,18,24,25 | | 30 | 24-250108 | 2 | " 1000úf, 25V | | | 31 | 24-250227 | 1 | " 220uf, 25V | C12 | | 32 | 24-250478 | 1 | " 4700uf, 25V | c67 | | 33 | | | | | | 34 | | | | | | 35 | 27-250102 | 2 | CAP., CERAMIC DISC, .001uf, 25V | C55,62 | | 36 | 27-250103 | 8 | " " .01uf, 25V | C28,30,57,64,<br>44-47 | | 37 | 27-250104 | 42 | " " 1uf, 25V | C1-4,13-16,19-21<br>26,27,29,31-36,<br>41-43,48,51,52,<br>54,56,58,59,61,<br>63,68,69,6-11,<br>39,70 | | 38 | | | | | | 39<br>40 | 28-101101 | 2 | CAR DIRRED MICA 100-5 100V | C27 20 | | 41 | 28-101121 | 2 | CAP., DIPPED MICA, 100pf, 100V | c37,38<br>c53,60 | | 42 | 20-101221 | | 220p1, 100V | (55,00 | | 43 | | | | | | 44 | | | | | | 45 | | | | | | 46 | 31-A14F | 2 | DIODE, A14,F | CR6,7 | | 47 | 31-MR501 | 2 | " MR501 | CR4,5 | | 48 | 31-IN914 | 3 | " IN914 | CR1,2,3 | | 49 | - | | | | | 50 | | | | | | 51 | 33-2N3644 | 2 | TRANSISTOR, 2N3644 | Q1,Q2 | | 52 | | | | | | 53 | | | | | | 54 | | | | | | 55 | | | | | | 56 | | | • | | | 57 | 37-7400 | 2 | INTEGRATED CIRCUIT, 7400 | F8,00 | | ASSE | MBLY TITLE SPR | ĮNT 🎞 | P.C. ASSY. | | P/L A00 | 5922-01 REV.A | |------|----------------|--------|---------------|---------|------------|-----------------------------| | | PART | S LIST | SPECIFICATION | NO | | Page 3 of 6 | | Item | Part Number | Qty. | | D | escription | | | 58 | 37-7402 | 1 | INTEGRATED | CIRCUIT | , 7402 | P2 | | 59 | 37-7404 | 6 | 11 | 11 | 7404 | E3,E4,H5,J5,L6,N9 | | 60 | 37-7408 | 5 | 11 | 11 | 7408 | B2,C2,N3,C5,A6 | | 61 | 37-7410 | 1 | 11 | 11 | 7410 | R7 | | 62 | 37-7414 | 2 | 11 | 11 | 7414 | A5,L9 | | 63 | 37-7420 | 1 | 11 | 11 | 7420 | A8 | | 64 | 37-7430 | 1 | 11 | 11 | 7430 | N4 | | 65 | 37-7432 | 5 | 11 | 11 | 7432 | A2,L2,P3,F6,J8 | | 66 | 37-7437 | 1 | 11 | 11 | 7437 | R9 | | 67 | 37-7474 | 3 | 11 | 11 | 7474 | R1,L8,M9 | | 68 | 37-74574 | 1 | 11 | 11 | 74574 | R8 | | 69 | 37-7475 | 3 | 11 | 11 | 7475 | B4,C4,D4 | | 70 | 37-7483 | 2 | 11 | 11 | 7483 | L4,M4 | | 71 | 37-7486 | 1 | 11 | 31 | 7486 | C7 | | 72 | 37-7490 | 1 | 11 | 11 | 7490 | C6/7 | | 73 | 37-7492 | 2 | - 11 | 11 | 7492 | B8,D8 | | 74 | 37-9312 | 2 | 11 | 11 | 9312 | F9,H9 | | 75 | 37-74153 | 1 | 11 | 11 | 74153 | м8 | | 76 | 37-74156 | 1 | 11 | 11 | 74156 | J9 | | 77 | 37-74LS163 | 8 | " | н | 74LS163 | M5,N5,P5,R5,<br>M6,N6,P6,R6 | | 78 | 37-74164 | 2 | 11 | 11 | 74164 | B7,D7 | | 79 | 37-74165 | 8 | 11 | 11 | 74165 | E7,F7,H7,J7,<br>K7,L7,M7,N7 | | 80 | 37-74166 | 1 | 11 | 11 | 74166 | R3 | | 81 | 37-74174 | 3 | 11 | 11 | 74174 | F5,L5,A7 | | 82 | 37-74175 | 1 | 11 | 11 | 74175 | N2 | | 83 | 37-74279 | 1 | 11 | 11 | 74279 | н6 | | 84 | 37-9301 | 5 | 11 | 11 | 9301 | D2,F2,P7,E8,K8 | | 85 | 37-9316 | 5 | 11 | 11 | 9316 | R2,L3,M3,N8,P8 | | 86 | 37-9322 | 3 | 11 | 11 | 9322 | H2,J2,K2 | | 87 | 37-9334 | 1 | 11 | ** | 9334 | н8 | | 88 | 37-555 | 2 | ** | 11 | 555 | B7/8,D7/8 | | 89 | 37-74367 | 3 | ., | 11 | 74367 | E5,K5,E6 | | 90 | 37-21L02A | 8 | н | ŧı | 21L02A | F3,H3,J3,K3,<br>F4,H4,J4,K4 | | 91 | 37-LM323 | 1 | REGULATOR | | LM323 | | | 92 | 37-TDA1004 | 2 | OP-AMP | | TDA1004 | B9,D9 | | | PAR | rs list : | SPECIFICATION | Page 4 of 6 | |------------|-------------|-----------------------------------|--------------------------------|-------------------------| | Item | Part Number | Qty. | Description | | | 93 | | | | | | 94 | | | | | | 95 | | | | | | 96 | | | | | | 97 | 62-001 | 1 | SWITCH, SPST, MOMENTARY | SW3 | | 98 | 66-114P1T | 1 | SWITCH, SPST, x4, DIP | SW2 | | 99 | 66-118P1T | 1 | SWITCH, SPST, x8, D1P | SW1 | | 100 | | | | | | 101 | | | | | | 102 | | | | | | 103 | 72-1608C | 2 | SCREWS, PAN HD., PHIL., 6-32 x | ½ LG, CRES | | 104 | 75-016 | 2 | WASHER, FLAT #6 | | | 105 | 75-056 | 2 | WASHER, LOCK, INT STAR, #6 | | | 106 | 75-916C | 2 | NUT, HEX, #6-32 CRES | | | 107 | | | | | | 108 | | | | | | 109 | 78-06001 | $\begin{vmatrix} 1 \end{vmatrix}$ | HEATSINK, (LM323) | | | 110 | 78-06009 | 2 | HEATSINK, (TDA1004) | | | 111 | 78-13016 | A/R | CEMENT, (TDA1004 HEATSINK) | | | 112 | 78-16005 | 1 | SILPAD (LM323) | | | 113 | | | | | | 114 | | | | | | 115<br>116 | - | | | | | 117A | 79-42518 | 16 | SOCKET 18 PIN, LOW INSERTION | FO,HQ,JO,KO,LO,MO, | | 11// | 73 42310 | | (USED ON -01 BOARDS ONLY) | NO, PO, F1, H1, J1, K1, | | | | | (0022 0.1 01 20.11.20 0.12.) | L1,M1,N1,P1 | | 117B | 79-42518 | 8 | SOCKET 18 PIN, LOW INSERTION | LO, L1, MO, M1, NO, N1, | | | | | (USED ON -02 BOARDS ONLY) | PO, P1 | | 117C | | | NOT USED ON -03 BOARDS | • | | 118A | | | NOT USED ON -01 BOARDS | | | 118B | 79-42524 | 2 | SOCKET, 24 PIN, LOW INSERTION | AO,CO | | | | | (USED ON -02 BOARDS ONLY) | | | 118C | 79-42524 | 4 | SOCKET, 24 PIN, LOW INSERTION | AO,DO,EO | | | | | (USED ON -03 BOARDS ONLY) | | | | | | | | | ASSE | MBLY TITLE | | <b>P/L</b> A0 | 05922 REV. | |------------|-------------|----------|-------------------------------|-----------------------------------| | | PART | S LIST S | SPECIFICATION | Page <sup>5</sup> of <sup>6</sup> | | Item | Part Number | Qty. | Description | | | 119 | 79-42540 | 1 | SOCKET, 40 PIN, LOW INSERTION | C3 | | 120 | | | | | | 121 | I<br> | | | | | 122 | | | | | | 123 | 90-102 | 1 | CRYSTAL, 12.096MHZ | Y1 | | 124 | | 1 11 | | | | 125 | | | | | | 126 | | 1 | | | | 127 | 006380-01 | 1 | SPRINT II PROGRAM PROM 1 | L1 | | | | | (NOT USED ON -03 BOARDS) | | | 128 | 006381-01 | 1 | SPRINT II PROGRAM PROM 2 | ro J | | 129 | 006382-01 | 1 | " " " 3 | M1 | | 130 | 006383-01 | 1 | " " " 4 | MO NOT USED ON | | 131 | 006384-01 | | " " " 5 | N1 -03 BOARDS | | 132 | 006385-01 | | " " " 6 | NO | | 133 | 006386-01 | | " " " 7 | P1 | | 134 | 006387-01 | | " " " 8 | P0 ) | | 135 | | } } | | | | 136<br>137 | 006388-01 | | CDDING II DACE TOACK DOOM 1 | F1 > | | 138 | 006389-01 | | SPRINT II RACE TRACK PROM 1 | F1 | | 139 | 006390-01 | | " " " " 2 | F0 <br>H1 | | 140 | 006391-01 | | " " " " 4 | HO USED ON -01 | | 141 | 006392-01 | | " " " 5 | J1 BOARDS ONLY | | 142 | 006393-01 | 1 1 | " " 1 1 1 1 6 | JO BOARDS CHEF | | 143 | 006394-01 | | 11 11 11 11 7 | K1 | | 144 | 006395-01 | 1 | 11 11 11 11 11 8 | KO J | | 145 | | 1 11 | | | | 146 | | ] [[ | | | | 147 | 006396-01 | 1 | SPRINT II CHARACTER PROM LSB | P4 | | 148 | 006397-01 | 1 | " " MSB | R4 | | 149 | | | | | | 150 | | | | | | 151 | 006398-01 | 1 | SPRINT II RACE CAR PROM LSB | K6 | | 152 | 006399-01 | 1 | " " " " MSB | J6 | | 153 | | | | | | 154 | | } | | | | | | | | | | 7100EW | IBLY TITLE | י דיפיד פי | P/L A005922 | e 6 of 6 | |--------|-------------|------------|-----------------------------------|----------| | ., T | | - | | e o or o | | Item | Part Number | Qty. | Description | | | 155 | 006400-01 | 1 | SPRINT II SYNC PROM M2 | | | 156 | | | | | | 157 | | | | | | 158 | 006401-01 | | SPRINT II ADDRESS DECODE PROM | | | 159 | | | | | | 160 | | | | | | 161 | | | | | | 162 | | | | | | 163 | 006404-01 | 1 | SPRINT II PROGRAM ROM 1 D1 | | | | | | (USED ON -03 BOARDS ONLY) | | | 164 | 006405-01 | 1 | SPRINT II PROGRAM ROM 2 E1 | | | | | | (USED ON -03 BOARDS ONLY) | | | 165 | | | | | | 166 | | | | | | 167 | 006290-01 | 1 | SPRINT II RACE TRACK ROM 1 A1 | | | | | | (USED ON -02 AND -03 BOARDS ONLY) | | | 168 | 006291-01 | 1 | SPRINT II RACE TRACK ROM 2 C1 | | | | | | (USED ON -02 AND -03 BOARDS ONLY) | | | 169 | 90-6009 | 1 | INTEGRATED CIRCUIT C3 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Job Title | | RACETRAK STEERING PCB ASSY | | | <sup>Dwg</sup> · <b>P/L</b> 000607 | | |-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------------| | | | Parts L | ist Spec | ifical | ion | sheet 1 o | <b>f</b> 1 | | | | Drawn | | | | | | | | | Checked | _ | | Mech. Eng. | · | Rev. | | ρ | TARI | Proj. Eng. | | | Elec. Eng. | | м | | | | | Ι Δ===- | In. | | | | | Rev. | Description | | Apprv. | Rev. | Descript | lon | Apprv. | | Н | Redesigned | | | - | | | | | J<br>K | Rev per ECN | | | | | | | | L | Rev per ECN | | + | | | | | | М | Rev per ECN 1 | .531 | | † | | | | | Item | | TO+ 1 | | | | | | | | Part. No. | Qty. | T | T I | Description | | | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18 | 000614<br>001092<br>001151<br>11750/10-5750<br>11471/10-5471<br>11332/10-53<br>34104 /27-101<br>70006/38-2N57<br>70000/34-2N36<br>71008/38-ME71<br>80089 /79-5800<br>72-1212S<br>75-042<br>75-912S<br>003749 | 1 Ref 2 4 2 103 2 77 2 43 2 24 2 | Light I<br>Schema<br>Resista<br>Resista<br>Capaci<br>Transi<br>Iransi<br>Light I<br>Connec<br>Screw,<br>Washer<br>Nut, H | lount<br>ic Diag<br>r, Com<br>r, Com<br>tor, Ce<br>stor, 2<br>mitting<br>tor, 10<br>Machin<br>Split<br>ex, #2- | o., 75 ohm, ¼ vo, 470 ohm, ¼ vo, 3.3Kohm, ¼ vo, 3.3Kohm, ¼ ramic, .0luf N 5777 (Photo N 3643 g Diode, I.R. N pin, PC Mount.e, Pan Head Ph: Lock #2 | vatt, 5%<br>watt, 5%<br>Darlington)<br>ME 7124<br>, Amp #1-38 | 30991 |